Part Number Hot Search : 
Z02W91V VICES CY230508 LC150 LF50AB NJW1165L TBT8N33 ADUC848
Product Description
Full Text Search
 

To Download CXP871P40R Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  cmos 8-bit single chip microcomputer description the cxp871p40 is a cmos 8-bit microcomputer which consists of a/d converter, serial interface (2ch independently), timer/counter, time base timer, vector interruption, high precision timing pattern generation circuit (ppg 2ch independently, rtg 2ch independently), pwm generator, general purpose prescaler, pwm for tuner, vcr vertical sync separation circuit and the measuring circuit which measures signals of capstan fg and drum fg/pg and other servo systems, as well as basic configurations like 8-bit cpu, prom, ram and i/o port. they are integrated into a single chip. also cxp871p40 provides power on reset function, sleep/stop function which enables to lower power consumption . cxp871p40 is the prom-incorporated version of the cxp87132/87140 with built-in mask rom. this provides the additional feature of being able to write directly into the program. thus, it is most suitable for evaluation use during system development and for small-quantity production. features a wide instruction set (213 instructions) which covers various types of data ?16-bit arithmetic instruction/multiplication and division instructions/boolean bit operation instruction minimum instruction cycle 333ns at 12mhz operation (3.0 to 5.5v) 250ns at 16mhz operation (4.5 to 5.5v) incorporated prom capacity 40k bytes incorporated ram capacity 1312 bytes peripheral functions ?a/d converter 8-bit, 12-channel, successive approximation system (conversion time: 20s/16mhz) ?serial i/o incorporated buffer ram (1 to 32 bytes auto transfer) 1-channel incorporated 8-bit and 8-stage fifo (1 to 8 bytes auto transfer) 1-channel ?timer 8-bit timer, 8-bit timer/counter, 19-bit time base timer ?high precision timing pattern generator ppg 19 pins 32-stage programmable ppg 10 pins 21-stage programmable rtg 5 pins 2-channel ?pwm/da gate output pwm 12-bit, 2-channel (repetitive frequency 62.5khz/16mhz) da gate pulse 12-bit, 4-channel ?servo input control capstan fg, drum fg/pg, ctl input ?vsync separator ?frc capture unit incorporated 26-bit and 8-stage fifo ?pwm output 14-bit, 1-channel ?general purpose prescaler 10-bit (system clock asynchronous) ?pulse cycle measurement circuit interruption 18 factors, 14 vectors, multi-interruption possible standby mode sleep/stop package 100-pin plastic qfp/lqfp ?1 e93x30a81-ps sony reserves the right to change products and specifications without prior notice. this information does not convey any licens e by any implication or otherwise under any patents or other right. application circuits shown, if any, are typical examples illustr ating the operation of the devices. sony cannot assume responsibility for any problems arising out of the use of these circuits. cxp871p40 100 pin qfp (piastic) 100 pin lqfp (piastic)
? 2 cxp871p40 a / d c o n v e r t e r s e r i a l i n t e r f a c e u n i t ( c h 0 ) b u f f e r r a m i n t e r r u p t c o n t r o l l e r s p c 7 0 0 c p u c o r e p r o m 4 0 k b y t e s p r e s c a l e r / t i m e b a s e t i m e r r a m 1 3 1 2 b y t e s 1 2 a n 0 t o a n 3 s i 0 c s 0 p i 7 / s i 1 s c k 0 a v d d p e 1 / i n t 2 e x t a l x t a l v d d v s s p o r t c 8 p c 0 t o p c 7 p o r t d 8 p d 0 t o p d 7 p o r t i p i 1 t o p i 7 r s t p o r t j 8 p j 0 t o p j 7 p o r t g 8 p g 0 t o p g 7 p o r t h 8 p h 0 t o p h 7 p o r t a 8 p a 0 t o p a 7 p o r t e 2 6 p e 0 t o p e 1 p e 2 t o p e 7 r e a l t i m e p u l s e g e n e r a t o r 2 p f 0 / a n 4 t o p f 7 / a n 1 1 2 p e 0 / i n t 0 f r c c a p t u r e u n i t f i f o r a m c h 0 c h 1 1 9 5 2 p o r t b 8 p b 0 t o p b 7 p o r t f p f 0 t o p f 3 4 4 p f 4 t o p f 7 a v r e f a v s s m p p i 4 / i n t 1 p o r t k 1 p k 0 p r o g r a m m a b l e p a t t e r n g e n e r a t o r ( c h 1 ) r a m 1 0 2 3 2 4 4 2 2 s e r i a l i n t e r f a c e u n i t ( c h 1 ) f i f o 8 b i t t i m e r / c o u n t e r 0 8 b i t t i m e r 1 v s y n c s e p a r a t o r c a p s t a n d r u m c t l s e r v o i n p u t c o n t r o l p r o g r a m m a b l e p r e s c a l e r 1 4 b i t p w m g e n e r a t o r 1 2 b i t p w m g e n e r a t o r c h 0 1 2 b i t p w m g e n e r a t o r c h 1 p u l s e m e a s u r e u n i t s o 0 p i 6 / s o 1 p i 5 / s c k 1 p e 1 / e c p i 3 / t o p g 4 / s y n c 0 p g 5 / s y n c 1 p g 6 / e x i 0 p g 7 / e x i 1 p g 0 / c f g p g 1 / d f g p g 2 / d p g p g 3 / p b c t l p i 0 / p c k / o s c i p k 0 / o s c o p i 1 / p o p e 0 / x o u t p e 2 / p w m 0 p e 4 / d a a 0 p e 6 / d a b 0 p e 3 / p w m 1 p e 5 / d a a 1 p e 7 / d a b 1 p g 4 / p m i p g 7 / p m s k p i 2 / p w m 1 7 p i 0 t o p p o 1 1 3 t o p p o 1 0 0 p p o 1 1 2 p p o 1 0 7 p p o 0 0 0 t o p p o 0 1 8 1 9 1 0 p r o g r a m m a b l e p a t t e r n g e n e r a t o r ( c h 0 ) v p p c l o c k g e n e r a t o r / s y s t e m c o n t r o l r t o 3 r t o 7 t o block diagram
? 3 cxp871p40 a a p i 6 / s o 1 p i 7 / s i 1 p e 0 / i n t 0 / x o u t p e 1 / e c / i n t 2 p e 2 / p w m 0 p e 3 / p w m 1 p e 4 / d a a 0 p e 5 / d a a 1 p e 6 / d a b 0 p e 7 / d a b 1 p g 0 / c f g p g 1 / d f g p f 2 / d p g p g 3 / p b c t l p g 4 / s y n c 0 / p m i p g 5 / s y n c 1 p g 6 / e x i 0 p g 7 / e x i 1 / p m s k a n 0 a n 1 a n 2 a n 3 p f 0 / a n 4 p f 1 / a n 5 p f 2 / a n 6 p f 3 / a n 7 a v d d a v r e f a v s s p f 4 / a n 8 p b 3 / p p o 0 1 1 p b 2 / p p o 0 1 0 p b 1 / p p o 0 0 9 p b 0 / p p o 0 0 8 p c 7 / r t o 7 p c 6 / r t o 6 p c 5 / r t o 5 p c 4 / r t o 4 p c 3 / r t o 3 p c 2 / p p o 0 1 8 p c 1 / p p o 0 1 7 p c 0 / p p o 0 1 6 p j 7 p j 6 p j 5 p j 4 p j 3 p j 2 p j 1 p j 0 p d 7 p d 6 p d 5 p d 4 p d 3 p d 2 p d 1 p d 0 p b 6 / p p o 0 1 4 p b 7 / p p o 0 1 5 p a 0 / p p o 0 0 0 / p p o 1 0 0 p a 1 / p p o 0 0 1 / p p o 1 0 1 p a 2 / p p o 0 0 2 / p p o 1 0 2 p a 3 / p p o 0 0 3 / p p o 1 0 3 p a 4 / p p o 0 0 4 / p p o 1 0 4 p a 5 / p p o 0 0 5 / p p o 1 0 5 p a 6 / p p o 0 0 6 / p p o 1 0 6 p a 7 / p p o 0 0 7 / p p o 1 0 7 v p p v d d v s s p k 0 / o s c o p i 0 / p c k / o s c i p i 1 / p o p i 2 / p w m p i 3 / t o p i 4 / i n t 1 p i 5 / s c k 1 p h 7 p h 6 p h 5 p h 4 p h 3 p h 2 p h 1 p h 0 m p r s t v s s x t a l e x t a l c s 0 s i 0 s o 0 s c k 0 p f 7 / a n 1 1 p f 6 / a n 1 0 p f 5 / a n 9 m a s k o p t i o n 2 3 4 5 6 7 8 9 1 0 1 1 1 2 1 3 1 4 1 5 1 6 1 7 1 8 1 9 2 0 2 1 2 2 2 3 2 4 2 5 2 6 2 7 2 8 2 9 3 0 4 0 3 9 3 8 3 7 3 6 3 5 3 4 3 2 3 3 4 1 4 2 4 3 4 4 4 5 4 6 4 7 4 8 4 9 5 0 5 1 5 2 5 3 5 4 5 5 5 6 5 7 5 8 5 9 6 0 7 0 6 9 6 8 6 7 6 3 6 4 6 5 6 6 6 1 6 2 7 1 7 2 7 3 7 4 8 1 8 2 8 3 8 4 7 5 7 6 7 7 7 8 8 8 8 7 8 6 8 5 7 9 8 9 9 0 1 0 0 9 9 9 8 9 7 9 6 9 5 9 4 9 1 9 2 9 3 1 8 0 3 1 p b 5 / p p o 0 1 3 / p p o 1 1 3 p b 4 / p p o 0 1 2 / p p o 1 1 2 pin configuration 1 (top view) 100-pin qfp package note) 1. vpp (pin 90) is always connected to v dd . 2. vss (pins 41 and 88) are both connected to gnd.
? 4 cxp871p40 pin configuration 2 (top view) 100-pin lqfp package a a a a p i 6 / s o 1 p i 7 / s i 1 p e 0 / i n t 0 / x o u t p e 1 / e c / i n t 2 p e 2 / p w m 0 p e 3 / p w m 1 p e 4 / d a a 0 p e 5 / d a a 1 p e 6 / d a b 0 p e 7 / d a b 1 p g 0 / c f g p g 1 / d f g p f 2 / d p g p g 3 / p b c t l p g 4 / s y n c 0 / p m i p g 5 / s y n c 1 p g 6 / e x i 0 p g 7 / e x i 1 / p m s k a n 0 a n 1 a n 2 a n 3 p f 0 / a n 4 p f 1 / a n 5 p f 2 / a n 6 p b 3 / p p o 0 1 1 p b 2 / p p o 0 1 0 p b 1 / p p o 0 0 9 p b 0 / p p o 0 0 8 p c 7 / r t o 7 p c 6 / r t o 6 p c 5 / r t o 5 p c 4 / r t o 4 p c 3 / r t o 3 p c 2 / p p o 0 1 8 p c 1 / p p o 0 1 7 p c 0 / p p o 0 1 6 p j 7 p j 6 p j 5 p j 4 p j 3 p j 2 p j 1 p j 0 p d 7 p d 6 p d 5 p b 6 / p p o 0 1 4 p b 7 / p p o 0 1 5 p a 0 / p p o 0 0 0 / p p o 1 0 0 p a 1 / p p o 0 0 1 / p p o 1 0 1 p a 2 / p p o 0 0 2 / p p o 1 0 2 p a 3 / p p o 0 0 3 / p p o 1 0 3 p a 4 / p p o 0 0 4 / p p o 1 0 4 p a 5 / p p o 0 0 5 / p p o 0 0 5 p a 6 / p p o 0 0 6 / p p o 1 0 6 p a 7 / p p o 0 0 7 / p p o 1 0 7 v p p v d d v s s p k 0 / o s c o p i 0 / p c l / o s c i p i 1 / p o p i 2 / p w m p i 3 / t o p i 4 / i n t 1 p i 5 / s c k 1 p h 2 p h 1 p h 0 m p r s t v s s x t a l e x t a l c s 0 s i 0 s o 0 s c k 0 p f 7 / a n 1 1 p f 6 / a n 1 0 p f 5 / a n 9 m a s k o p t i o n p h 7 p h 6 p h 5 p h 4 p h 3 p d 4 p d 3 p d 2 p d 1 p d 0 p f 4 / a n 8 a v s s p f 3 / a n 7 a v d d a v r e f p b 4 / p p o 0 1 2 / p p o 1 1 2 p b 5 / p p o 0 1 3 / p p o 1 1 3 2 3 4 5 6 7 8 9 1 0 1 1 1 2 1 3 1 4 1 5 1 6 1 7 1 8 1 9 2 0 2 1 2 2 2 3 2 4 2 5 4 0 3 9 3 8 3 7 3 6 3 5 3 4 3 1 3 2 3 3 4 1 4 2 4 3 4 4 4 5 4 6 4 7 4 8 4 9 5 0 5 1 5 2 5 3 5 4 5 5 5 6 5 7 5 8 5 9 6 0 7 0 6 9 6 8 6 7 6 3 6 4 6 5 6 6 6 1 6 2 7 1 7 2 7 3 7 4 7 5 1 2 6 2 7 2 8 2 9 3 0 8 1 8 2 8 3 8 4 7 6 7 7 7 8 8 8 8 7 8 6 8 5 7 9 8 9 9 0 1 0 0 9 9 9 8 9 7 9 6 9 5 9 4 9 1 9 2 9 3 8 0 note) 1. vpp (pin 88) is always connected to v dd . 2. vss (pins 39 and 86) are both connected to gnd.
? 5 cxp871p40 output/ real time output output/ real time output i/o/ real time output i/o/ real time output i/o input/input/output input/input/input output/output output/output output/output output/output output/output output/output input input/input output/input i/o ouput input input (port a) 8-bit output port. data is gated with ppo0 and ppo1 contents by or-gate and they are output. (8 pins) (port b) 8-bit output port. data is gated with ppo0 and ppo1 contents by or-gate and they are output. (8 pins) (port c) 8-bit i/o port. enables to specify i/o by bit unit. data is gated with ppo or rto contents by or-gate and they are output. (8 pins) (port d) 8-bit i/o port. enables to specify i/o by 4-bit unit. enables to drive 12ma sink current. (during 5v 0.5v operation) (8 pins) (port e) 8-bit port. lower 2 bits are input port and upper 6 bits are output port. (8 pins) analog input pins to a/d converter. (12 pins) (port f) lower 4 bits are input port and upper 4 bits are output port. lower 4 bits also serve as standby release input pin. (8 pins) serial clock (ch0) i/o pin. serial data (ch0) output pin. serial data (ch0) input pin. serial chip select (ch0) input pin. external event input pin for timer/counter. input pin to request external interruption. active when falling edge. input pin to request external interruption. active when falling edge. 1/2 dividing clock output of xtal or osco. pwm output pins. (2 pins) da gate pulse output pins. (4 pins) programmable pattern generator (ppg0, ppg1) output. functions as high precision real time pulse output port. ( ppg0 19 pins ) ppg1 10 pins real time pulse generator (rtg) output. functions as high precision real time pulse output port. (5 pins) symbol i/o description pa0/ppo000 /ppo100 to pa7/ppo007 /ppo107 pb0/ppo008 to pb7/ppo015 pc0/ppo016 to pc2/ppo018 pc3/rto3 to pc7/rto7 pd0 to pd7 pe0/int0 /xout pe1/ec/int2 pe2/pwm0 pe3/pwm1 pe4/daa0 pe5/daa1 pe6/dab0 pe7/dab1 an0 to an3 pf0/an4 to pf3/an7 pf4/an8 to pf7/an11 sck0 so0 si0 cs0 pin description
? 6 cxp871p40 pg0/cfg pg1/dfg pg2/dpg pg3/pbctl pg4/sync0 /pmi pg5/sync1 pg6/exi0 pg7/exi1/ pmsk ph0 to ph7 pi0/pck /osci pi1/po pi2/pwm pi3/to pi4/int1 pi5/sck1 pi6/so1 pi7/si1 pj0 to pj7 input/input input/input input/input input/input input/input/input input/input input/input input/input/input output input/input/input i/o/output i/o/output i/o/output i/o/input i/o/i/o i/o/output i/o/input i/o capstan fg input pin. drum fg input pin. drum pg input pin. playback ctl pulse input pin. composite sync signal input pin. measuring pulse signal input pin of pulse cycle measuring unit. measuring enable signal input pin of pulse cycle measuring unit. (port g) 8-bit input port. (8 pins) (port h) 8-bit output port; large current, n-ch open drain output. (8 pins) external clock input pin of general purpose prescaler. general purpose prescaler output pin. 14-bit pwm output pin. timer/counter output pin. (duty = 50%) input pin to request external interruption. active when falling edge. serial clock (ch1) i/o pin. serial data (ch1) output pin. serial data (ch1) input pin. (port i) lower 1 bit is input port (mask option) and upper 7 bits are i/o port. i/o port can be specified by bit unit. (8 pins) symbol i/o description external input pin to frc capture unit. connecting pin of crystal oscillation circuit for general purpose prescaler. (mask option) (port j) 8-bit i/o port. function as standby release input can be specified by bit unit. i/o can be specified by bit unit. (8 pins)
? 7 cxp871p40 pk0/osco rst mp av dd av ref av ss v dd vpp v ss input/output i/o input input connecting pin of crystal oscillator for system clock. when supplying the external clock, input the external clock to extal pin and input opposite phase clock to xtal pin. input port. (mask option) system reset pin of active "l" level. rst pin is i/o pin, which output "l" level by incorporated power on reset function when power on. (mask option) microprocessor mode input pin. always connect to gnd. positive power supply pin of a/d converter. reference voltage input pin of a/d converter. gnd pin of a/d converter. positive power supply pin. positive power supply pin for built-in prom writing. connect to v dd for normal operation. gnd pin. connect two vss pins to gnd. connecting pin of crystal oscillation circuit for general purpose prescaler. (mask opiton) xtal extal output input symbol i/o description
? 8 cxp871p40 p p o , r t o d a t a d a t a b u s r d ( p o r t c ) a a a a a a a a a a a a p o r t c d i r e c t i o n a a a a a a a a p o r t c d a t a i n p u t p r o t e c t i o n c i r c u i t i p ( e v e r y b i t ) a a d a t a b u s r d ( p o r t d ) a a a a a a a a a a p o r t d d i r e c t i o n a a a a a a a a p o r t d d a t a l a r g e c u r r e n t 1 2 m a i p ( e v e r y 4 b i t s ) a a a a p d 0 t o 3 p d 4 t o 7 a a a a a a a a a a a a p p o 0 d a t a p p o 1 d a t a d a t a b u s o u t p u t b e c o m e s a c t i v e f r o m h i g h i m p e d a n c e b y d a t a w r i t i n g t o p o r t r e g i s t e r . p o r t a o r p o r t b r d pin when reset circuit format port a port b port b port c port d hi-z hi-z hi-z hi-z pa0/ppo000 /ppo100 to pa7/ppo007 /ppo107 pb4/ppo012 /ppo112 to pb5/ppo013 /ppo113 10 pins pb0/ppo008 to pb3/ppo011 pb6/ppo014 to pb7/ppo015 6 pins pc0/ppo016 to pc2/ppo018 pc3/rto3 to pc7/rto7 8 pins pd0 to pd7 8 pins a a a a a a a a a a a a p p o 0 d a t a d a t a b u s o u t p u t b e c o m e s a c t i v e f r o m h i g h i m p e d a n c e b y d a t a w r i t i n g t o p o r t r e g i s t e r . p o r t a o r p o r t b r d input/output circuit format for pins
? 9 cxp871p40 d a t a b u s r d ( p o r t e ) a a a a a a a a a a a a a a a a a a a a d a g a t e o u t p u t o r p w m o u t p u t h i - z c o n t r o l m p x a a a a p o r t e d a t a p o r t e f u n c t i o n s e l e c t r e g i s t e r d a t a b u s r d ( p o r t e ) a a a a a a a a a a a a a a a a d a g a t e o u t p u t h i - z c o n t r o l m p x a a a a a a a a p o r t e d a t a p o r t e f u n c t i o n s e l e c t r e g i s t e r d a t a b u s r d ( p o r t e ) a a a a a a a a a a p o r t e f u n c t i o n s e l e c t r e g i s t e r i p a a a a a a a a a a a a 1 / 2 p s 1 o s c o t o i n t e r r u p t i o n c i r c u i t m p x a a a i p r d ( p o r t e ) d a t a b u s s c h m i t t i n p u t port e port e port e port e hi-z hi-z hi-z h level pe1/ec/int2 1 pin pe0/int0 /xout 1 pin pe2/pwm0 pe3/pwm1 pe4/daa0 pe5/daa1 4 pins pe6/dab0 pe7/dab1 2 pins pin when reset circuit format
? 10 cxp871p40 d a t a b u s r d ( p o r t f ) a a a a a a a a a a a a p o r t / a d s e l e c t i p a a a a a a a a a a a a p o r t f d a t a a / d c o n v e r t e r i n p u t m u l t i p l e x e r a a a i p r d ( p o r t g ) d a t a b u s s c h m i t t i n p u t p u l s e c y c l e m e a s u r i n g u n i t i n p u t s e r v o i n p u t n o t e ) f o r p g 4 / s y n c 0 , p g 5 / s y n c 1 , c m o s s c h m i t t i n p u t a n d t t l s c h m i t t i n p u t c a n b e s e l e c t e d w i t h t h e m a s k o p t i o n . d a t a b u s r d ( p o r t h ) a a a a a a a a a a a a p o r t h d a t a l a r g e c u r r e n t o u t p u t r d ( p o r t f ) d a t a b u s a a a a a a i p i n p u t m u l t i p l e x e r a / d c o n v e r t e r port f port f port g hi-z hi-z hi-z hi-z an0 to an3 4 pins pf0/an4 to pf3/an7 4 pins pf4/an8 to pf7/an11 4 pins pg0/cfg pg1/dfg pg2/dpg pg3/pbctl pg4/sync0/pmi pg5/sync1 pg6/exi0 pg7/exi1/pmsk 8 pins port h hi-z ph0 to ph7 8 pins a a a i p a / d c o n v e r t e r i n p u t m u l t i p l e x e r pin when reset circuit format
? 11 cxp871p40 a a a a a a a a a a p i 1 : f r o m g e n e r a l p u r p o s e p r e s c a l e r p i 2 : f r o m 1 4 - b i t p w m p i 3 : f r o m t i m e r / c o u n t e r m p x a a a a a a a a p o r t i d a t a a a a a i p d a t a b u s r d ( p o r t i ) a a a a a a a a p o r t i f u n c t i o n s e l e c t a a a a a a a a p o r t i d i r e c t i o n a a a a p i 4 : t o i n t e r r u p t i o n c i r c u i t p i 7 : t o s e r i a l c h 1 a a a a a a a a p o r t i d a t a a a i p d a t a b u s r d ( p o r t i ) a a a a a a a a p o r t i d i r e c t i o n s c h m i t t i n p u t a a a a a a a a a a a a a m p x a a a a a a a a p o r t i d a t a a a i p d a t a b u s r d ( p o r t i ) a a a a a a a a p o r t i d i r e c t i o n a a a a a a a a p o r t i f u n c t i o n s e l e c t a a a a a a m p x t o s e r i a l c h 1 f r o m s e r i a l c h 1 n o t e ) p i 5 i s s c h m i t t i n p u t p i 6 i s i n v e r t e r i n p u t a a a a s t a n d b y r e l e a s e a a a a a a p o r t j d a t a a a i p d a t a b u s r d ( p o r t j ) a a a p o r t j d i r e c t i o n a e d g e d e t e c t i o n port i port i port i port j hi-z hi-z hi-z hi-z pi1/po pi2/pwm pi3/to 3 pins pi4/int1 pi7/si1 2 pins pi5/sck1 pi6/so1 2 pins pj0 to pj7 8 pins pin when reset circuit format
? 12 cxp871p40 a a a a a a i p s c h m i t t i n p u t t o s i 0 s o 0 o u t p u t e n a b l e a a a a s o 0 f r o m s i 0 a a a a a a a a i p s c h m i t t i n p u t p u l l - u p r e s i s t o r f r o m p o w e r o n r e s e t c i r c u i t ( m a s k o p t i o n ) m a s k o p t i o n o p a a a a a a a a i p c p u m o d e a a a a a a i p a a a a o s c i o s c o f i g . 1 a a a a a a a a i p f i g . 2 d a t a b u s p i 0 / p c k o r p k 0 n o t e ) c i r c u i t f o r m a t o f f i g . 1 o r f i g . 2 c a n b e s e l e c t e d w i t h m a s k o p t i o n . r d p o r t i p o r t k cs0 si0 2 pins hi-z so0 2 pins rst 1 pin l level mp 1 pin hi-z port i port k oscillation hi-z pi0/pck/osci pk0/osco 2 pins s c k 0 o u t p u t e n a b l e a a a a i n t e r n a l s e r i a l c l o c k f r o m s i 0 a a a a i p s c h m i t t i n p u t e x t e r n a l s e r i a l c l o c k t o s i 0 a a a a a a i p a a a a e x t a l x t a l s h o w s t h e c i r c u i t c o m p o s i t i o n d u r i n g o s c i l l a t i o n . f e e d b a c k r e s i s t o r i s r e m o v e d d u r i n g s t o p . 1 pin hi-z sck0 1 pin hi-z extal xtal oscillation pin when reset circuit format
? 13 cxp871p40 * 1 av dd and v dd should be set to the same voltage. * 2 v in and v out should not exceed v dd + 0.3v. (cs0, si0, pg and ph excluded.) * 3 the large current operation transistors are the n-ch transistors of the pd and ph ports. note) usage exceeding absolute maximum ratings may permanently impair the lsi. normal operation should better take place under the recommended operating conditions. exceeding those conditions may adversely affect the reliability of the lsi. power supply voltage input voltage output voltage high level output current high level total output current low level total output current operating temperature storage temperature allowable power dissipation v dd vpp av dd av ss v in v out i oh i oh i ol i olc i ol topr tstg p d low level output current ?.3 to +7.0 ?.3 to +13.0 avss to +7.0 * 1 ?.3 to +0.3 ?.3 to +7.0 * 2 ?.3 to +7.0 * 2 ? ?0 15 20 130 ?0 to +75 ?5 to +150 600 380 v v v v v v ma ma ma ma ma c c mw incorporated prom total of output pins other than large current output pins: per pin large current output pin * 3 : per pin total of output pins qfp lqfp item symbol rating unit remarks absolute maximum ratings (vss = 0v reference)
? 14 cxp871p40 analog voltage high level input voltage low level input voltage operating temperature power supply voltage 5.5 5.5 5.5 5.5 v dd v dd 5.5 5.5 v dd + 0.3 0.3v dd 0.2v dd 0.2v dd 0.8 0.4 +75 v v v v v v v v v v v v v v v c item symbol min. max. unit remarks 3.0 2.7 2.5 3.0 0.7v dd 0.8v dd 2.2 v dd + 0.4 0 0 0 ?.3 ?0 av dd v ih v ihs v ihts v ihex v il v ils v ilts v ilex topr guaranteed range during high speed mode (1/2 dividing clock) operation guaranteed range during low speed mode (1/16 dividing clock) operation guaranteed data hold operation range during stop * 9 * 1 * 2 cmos schmitt input * 3 and pe0/int0 pins cmos schmitt input * 4 ttl schmitt input * 5 , * 8 extal pin * 6 * 2 , * 8 * 2 , * 7 cmos schmitt input * 3 , * 4 and pe0/int0 pins ttl schmitt input * 5 , * 8 extal pin * 6 v dd vpp * 1 av dd and v dd should be set to the same voltage. * 2 normal input port (each pin of pc, pd, pf0 to pf3, pi pj, and pk), mp pin. * 3 each pin of sck0, rst, pe1/ec/int2, pi1/po, pi4/int1, pi5/sck1 and pi7/si1. * 4 each pin of cs0, si0, and pg (when cmos schmitt input is selected with mask option for pg4 and pg5) * 5 each pin of pg4 and pg5 (when ttl schmitt input is selected with mask option) * 6 it specifies only when the external clock is input. * 7 in case of 3.0 to 3.6v supply voltage (v dd ). * 8 in case of 4.5 to 5.5v supply voltage (v dd ). * 9 vpp and v dd should be set to the same voltage. recommended operating conditions (vss = 0v reference) vpp = v dd
? 15 cxp871p40 v dd = 4.5v, i oh = ?.5ma v dd = 4.5v, i oh = ?.2ma v dd = 4.5v, i ol = 1.8ma v dd = 4.5v, i ol = 3.6ma v dd = 4.5v, i ol = 12.0ma v dd = 5.5v, v ih = 5.5v v dd = 5.5v, v il = 0.4v v dd = 5.5v, v il = 0.4v high level output voltage 4.0 3.5 0.5 ?.5 ?.5 v v v v v a a a a pd, ph pa to pe, pf4 to pf7, ph (v ol only) pi1 to pi7, pj, so, sck, rst * 1 (v ol only) extal rst * 2 item symbol pin condition min. other than v dd , vss, av dd , and avss pins clock 1mhz 0v other than the measured pins v dd i dd1 i iz i dds1 i dds3 c in v oh v ol i ihe i ile i ilr low level output voltage input current typ. 0.4 0.6 1.5 40 ?0 ?00 10 max. unit dc characteristics supply voltage (v dd ) 4.5 to 5.5v (ta = ?0 to +75 c, vss = 0v reference) * 1 rst pin specifies only when the power on reset circuit has been selected with mask option. * 2 rst pin specifies the input current when the pull-up resistor is selected, and specifies leakage current when non-resistance is selected. * 3 when entire output pins are open. * 4 when setting upper 2 bits (cpu clock selection) of clock control register clc (address: 00fe h ) to "00" and operating in high speed mode (1/2 dividing clock). v dd = 5v 10% * 4 sleep mode v dd = 5v 10% v dd = 5.5v supply current * 3 input capacity v dd = 5.5v, v i = 0, 5.5v crystal oscillation (c 1 = c 2 = 15pf) of 16mhz stop mode i/o leakage current pa to pk, mp, an0 to an3, cs, si, so, sck, rst * 2 25 1 10 45 5 10 20 ma ma a pf electrical characteristics
? 16 cxp871p40 v dd = 3.0v, i oh = ?.15ma v dd = 3.0v, i oh = ?.5ma v dd = 3.0v, i ol = 1.2ma v dd = 3.0v, i ol = 1.6ma v dd = 3.0v, i ol = 5.0ma v dd = 3.6v, v ih = 3.6v v dd = 3.6v, v il = 0.3v v dd = 3.6v, v il = 0.3v high level output voltage 2.7 2.3 0.3 ?.3 ?.9 v v v v v a a a a pd, ph extal rst * 2 item symbol pin condition min. clock 1mhz 0v other than the measured pins v dd i dd2 i iz i dds2 i dds3 c in v oh v ol i ihe i ile i ilr low level output voltage input current typ. 0.3 0.5 1.0 20 ?0 ?00 10 max. unit supply voltage (v dd ) 3.0 to 3.6v (ta = ?0 to +75 c, vss = 0v reference) * 1 rst pin specifies only when the power on reset circuit has been selected with mask option. * 2 rst pin specifies the input current when the pull-up resistor is selected, and specifies leakage current when non-resistor is selected. * 3 when entire output pins are open. * 4 when setting upper 2 bits (cpu clock selection) of clock control register clc (address: 00fe h ) to "00" and operating in high speed mode (1/2 dividing clock). v dd = 3.3v 0.3v * 4 sleep mode v dd = 3.3v 0.3v v dd = 5.5v supply current * 3 input capacity v dd = 5.5v, v i = 0, 5.5v crystal oscillation (c 1 = c 2 = 15pf) of 12mhz stop mode i/o leakage current pa to pk, mp, an0 to an3, cs, si, so, sck, rst * 2 12 0.5 10 25 2.5 10 20 ma ma a pf pa to pe, pf4 to pf7, ph (v ol only) pi1 to pi7, pj, so, sck, rst * 1 (v ol only) other than v dd , vss, av dd , and avss pins
? 17 cxp871p40 * 1 t sys indicates three values according to the contents of the clock control register (address; 00fe h ) upper 2 bits (cpu clock selection). t sys [ns] = 2000/fc (upper 2 bits = "00"), 4000/fc (upper 2 bits = "01"), 16000/fc (upper 2 bits = "11") x t a l e x t a l t x h t x l t c f t c r 0 . 4 v v d d 0 . 4 v 1 / f c a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a c r y s t a l o s c i l l a t i o n c e r a m i c o s c i l l a t i o n e x t a l x t a l e x t e r n a l c l o c k e x t a l x t a l 7 4 h c 0 4 c 1 c 2 ac characteristics (1) clock timing system clock frequency system clock input pulse width system clock input rising and falling times event count clock input pulse width event count clock input rising and falling times f c t xl , t xh t cr , t cf t el , t eh t er , t ef xtal extal xtal extal xtal extal pe1/ec pe1/ec mhz ns ns ns ms item symbol pin condition unit fig. 1, fig. 2 fig. 1, fig. 2 external clock drive fig. 1, fig. 2 external clock drive fig. 3 fig. 3 min. 1 1 28 37.5 t sys 4 * 1 max. 16 12 200 20 (ta = ?0 to +75 c, v dd = 3.0 to 5.5v, vss = 0v reference) fig. 1. clock timing v dd = 4.5 to 5.5v v dd = 4.5 to 5.5v fig. 2. clock applied condition e c t e h t e l t e f t e r 0 . 2 v d d 0 . 8 v d d fig. 3. event count clock timing
? 18 cxp871p40 input mode output mode input mode output mode sck input mode sck output mode sck input mode sck output mode sck input mode sck output mode chip select transfer mode (sck = output mode) chip select transfer mode (sck = output mode) chip select transfer mode chip select transfer mode chip select transfer mode note 1) t sys indicates three values according to the contents of the clock control register (address; 00fe h ) upper 2 bits (cpu clock selection). t sys [ns] = 2000/fc (upper 2 bits = "00"), 4000/fc (upper 2 bits = "01"), 16000/fc (upper 2 bits = "11") note 2) cs, sck, si and so means each pin of cs ? cs0, sck ? sck0, si ? si0, and so ? so0 respectively. note 3) the load of sck output mode and so output delay time is 50pf + 1ttl. (2) serial transfer (ch0) (ta = ?0 to +75 c, v dd = 4.5 to 5.5v, vss = 0v reference) item cs ? sck delay time cs - ? sck floating delay time cs ? so delay time cs ? so floating delay time cs high level width sck cycle time sck high and low level widths si input setup time (against sck - ) si input hold time (against sck - ) sck ? so delay time t dcsk t dcskf t dcso t dcsof t whcs t kcy t kh t kl t sik t ksi t kso sck0 sck0 so0 so0 cs0 sck0 sck0 si0 si0 so0 ns ns ns ns ns symbol pin min. t sys + 200 t sys + 200 t sys + 200 t sys + 200 t sys + 200 2 t sys + 200 8000/fc t sys + 100 8000/fc ?100 t sys + 100 200 2 t sys + 100 100 ns ns ns ns ns ns ns ns ns ns 2 t sys + 200 100 max. unit condition
? 19 cxp871p40 input mode output mode input mode output mode sck input mode sck output mode sck input mode sck output mode sck input mode sck output mode chip select transfer mode (sck = output mode) chip select transfer mode (sck = output mode) chip select transfer mode chip select transfer mode chip select transfer mode note 1) t sys indicates three values according to the contents of the clock control register (address; 00fe h ) upper 2 bits (cpu clock selection). t sys [ns] = 2000/fc (upper 2 bits = "00"), 4000/fc (upper 2 bits = "01"), 16000/fc (upper 2 bits = "11") note 2) cs, sck, si and so means each pin of cs ? cs0, sck ? sck0, si ? si0, and so ? so0 respectively. note 3) the load of sck output mode and so output delay time is 50pf. serial transfer (ch0) (ta = ?0 to +75 c, v dd = 3.0 to 3.6v, vss = 0v reference) item cs ? sck delay time cs - ? sck floating delay time cs ? so delay time cs ? so floating delay time cs high level width sck cycle time sck high and low level widths si input setup time (against sck - ) si input hold time (against sck - ) sck ? so delay time t dcsk t dcskf t dcso t dcsof t whcs t kcy t kh t kl t sik t ksi t kso sck0 sck0 so0 so0 cs0 sck0 sck0 si0 si0 so0 ns ns ns ns ns symbol pin min. t sys + 250 t sys + 200 t sys + 250 t sys + 200 t sys + 200 2 t sys + 200 8000/fc t sys + 100 8000/fc ?150 t sys + 100 200 2 t sys + 100 100 ns ns ns ns ns ns ns ns ns ns 2 t sys + 250 125 max. unit condition
? 20 cxp871p40 fig. 4. serial transfer timing (ch0) c s 0 s c k 0 0 . 2 v d d 0 . 8 v d d t w h c s t d c s k t d c s k f 0 . 8 v d d 0 . 2 v d d 0 . 8 v d d t k c y t k l t k h 0 . 8 v d d 0 . 2 v d d s i 0 t s i k i n p u t d a t a t d c s o t k s o t d c s o f o u t p u t d a t a 0 . 8 v d d 0 . 2 v d d s o 0 t k s i
? 21 cxp871p40 serial transfer (ch1) (si0 mode) (ta = ?0 to +75 c, v dd = 4.5 to 5.5v, vss = 0v reference) item symbol pin min. max. unit condition sck1 cycle time sck1 high and low level widths si1 input setup time (against sck1 - ) si1 input hold time (against sck1 - ) sck1 ? so1 delay time t kcy t kh t kl t sik t ksi t kso sck1 sck1 si1 si1 so1 input mode output mode input mode output mode sck1 input mode sck1 output mode sck1 input mode sck1 output mode sck1 input mode sck1 output mode 2 t sys + 200 16000/fc t sys + 100 8000/fc ?50 100 200 t sys + 200 100 t sys + 200 100 ns ns ns ns ns ns ns ns ns ns note 1) t sys indicates three values according to the contents of the clock control register (address; 00fe h ) upper 2 bits (cpu clock selection). t sys [ns] = 2000/fc (upper 2 bits = "00"), 4000/fc (upper 2 bits = "01"), 16000/fc (upper 2 bits = "11") note 2) the load of sck1 output mode and so1 output delay time is 50pf + 1ttl. serial transfer (ch1) (si0 mode) (ta = ?0 to +75 c, v dd = 3.0 to 3.6v, vss = 0v reference) item symbol pin min. max. unit condition sck1 cycle time sck1 high and low level widths si1 input setup time (against sck1 - ) si1 input hold time (against sck1 - ) sck1 ? so1 delay time t kcy t kh t kl t sik t ksi t kso sck1 sck1 si1 si1 so1 input mode output mode input mode output mode sck1 input mode sck1 output mode sck1 input mode sck1 output mode sck1 input mode sck1 output mode 2 t sys + 200 16000/fc t sys + 100 8000/fc ?150 100 200 t sys + 200 100 t sys + 250 125 ns ns ns ns ns ns ns ns ns ns note 1) t sys indicates three values according to the contents of the clock control register (address; 00fe h ) upper 2 bits (cpu clock selection). t sys [ns] = 2000/fc (upper 2 bits = "00"), 4000/fc (upper 2 bits = "01"), 16000/fc (upper 2 bits = "11") note 2) the load of sck1 output mode and so1 output delay time is 50pf.
? 22 cxp871p40 fig. 5. serial transfer ch1 timing (si0 mode) s c k 1 s i 1 s o 1 t k c y t k l t k h 0 . 2 v d d 0 . 8 v d d t s i k t k s i t k s o i n p u t d a t a o u t p u t d a t a 0 . 2 v d d 0 . 8 v d d 0 . 2 v d d 0 . 8 v d d
? 23 cxp871p40 so1 cycle time si1 data setup time si1 data hold time t lcy t lsu t lhd so1 si1 si1 si1 note 1) 2 2 104 s s s item symbol pin condition min. typ. max. unit serial transfer (ch1) (special mode) (ta = ?0 to +75 c, v dd = 4.5 to 5.5v, vss = 0v reference) note 1) t lcy specifies only serial mode register (ch1) (siom1: address 01fa h ) lower 2 bits (so1 clock selection) has been set at 104 s. note 2) the load of so1 pin is 50pf + 1ttl. so1 cycle time si1 data setup time si1 data hold time t lcy t lsu t lhd so1 si1 si1 si1 note 1) 2 2 104 s s s item symbol pin condition min. typ. max. unit serial transfer (ch1) (special mode) (ta = ?0 to +75 c, v dd = 3.0 to 3.6v, vss = 0v reference) note 1) t lcy specifies only serial mode register (ch1) (siom1: address 01fa h ) lower 2 bits (so1 clock selection) has been set at 104 s. note 2) the load of so1 pin is 50pf. fig. 6. serial transfer ch1 timing (special mode) s o 1 s i 1 t l c y s t a r t b i t o u t p u t d a t a b i t t l c y 0 . 5 v d d 0 . 8 v d d 0 . 2 v d d t l c y / 2 t l s u t l h d i n p u t d a t a b i t
? 24 cxp871p40 fig. 7. definitions of a/d converter terms conversion time sampling time reference input voltage analog input voltage t conv t samp v ref v ian av ref an0 to an11 i ref only for a/d converter operation ta = 25 c v dd = av dd = av ref = 5.0v v ss = av ss = 0v operating mode av ref = 4.0 to 5.5v v dd = av dd = 4.5 to 5.5v sleep mode stop mode linearity error absolute error resolution av ref current av ref s s v v av dd av ref 1.0 ma 10 a 0.6 160/f adc 12/f adc av dd ?0.5 0 item symbol pin condition min. typ. max. unit bits (3) a/d converter characteristics (ta = ?0 to +75 c, v dd = av dd = 4.5 to 5.5v, av ref = 4.0 to av dd , vss = av ss = 0v reference) 8 1 2 lsb lsb a n a l o g i n p u t l i n e a r i t y e r r o r v f t v z t 0 0 h 0 1 h f e h f f h d i g i t a l c o n v e r s i o n v a l u e * t h e v a l u e o f f a d c i s a s f o l l o w s b y s e l e c t i n g a d c o p e r a t i o n c l o c k ( m s c : a d d r e s s 0 1 f f h b i t 0 ) . w h e n p s 2 i s s e l e c t e d , f a d c = f c / 2 w h e n p s 1 i s s e l e c t e d , f a d c = f c conversion time sampling time reference input voltage analog input voltage t conv t samp v ref v ian av ref an0 to an11 i ref only for a/d converter operation ta = 25 c v dd = av dd = av ref = 3.3v v ss = av ss = 0v operating mode av ref = 2.7 to 3.6v sleep mode stop mode linearity error absolute error resolution av ref current av ref s s v v av dd av ref 0.7 ma 10 a 0.4 160/f adc 12/f adc av dd ?0.3 0 item symbol pin condition min. typ. max. unit bits (ta = ?0 to +75 c, v dd = av dd = 3.0 to 3.6v, av ref = 2.7 to av dd , vss = av ss = 0v reference) 8 1 2 lsb lsb a/d converter characteristics v dd =av dd =3.0 to 3.6v
? 25 cxp871p40 external interruption high and low level widths reset input low level width int0 int1 int2 pj0 to pj7 rst 1 32/fc s s item symbol pin condition min. max. unit t ih t il t rsl (4) interruption, reset input (ta = ?0 to +75 c, v dd = 3.0 to 5.5v, vss = 0v reference) 0 . 2 v d d 0 . 8 v d d t i h t i l i n t 0 i n t 1 i n t 2 p j 0 t o p j 7 ( d u r i n g s t a n d b y r e l e a s e i n p u t ) ( f a l l i n g e d g e ) fig. 8. interruption input timing t r s l 0 . 2 v d d r s t fig. 9. reset input timing power supply rising edge power supply cut-off time t r t off v dd power on reset repetitive power on reset 0.05 1 30 ms ms item symbol pin condition min. max. unit (5) power on reset power on reset * (ta = ?0 to +75 c, v dd = 3.0 to 5.5v, vss = 0v reference) 0 . 2 v 0 . 2 v 3 . 0 v v d d t r t o f f t h e p o w e r s u p p l y s h o u l d r i s e s m o o t h l y . fig. 10. power on reset * specifies only when power on reset function is selected.
? 26 cxp871p40 external clock input frequency external clock input pulse width external clock input rising and falling times prescaler output delay time (against pck - ) prescaler output rising and falling times f pck t wh , t wl t r , t f t plh t phl t tlh t thl pck pck pck po po external clock input pck t r = t f = 6ns external clock input pck t r = t f = 6ns 33 80 60 50 20 12 200 130 100 100 40 mhz ns ns ns ns ns ns item symbol pin condition min. typ. max. unit (6) general purpose prescaler note) the load of po pin is 50pf. (ta = ?0 to +75 c, v dd = 4.5 to 5.5v, vss = 0v reference) external clock input frequency external clock input pulse width external clock input rising and falling times prescaler output delay time (against pck - ) prescaler output rising and falling times f pck t wh , t wl t r , t f t plh t phl t tlh t thl pck pck pck po po external clock input pck t r = t f = 6ns external clock input pck t r = t f = 6ns 33 130 90 100 30 12 200 220 150 280 70 mhz ns ns ns ns ns ns item symbol pin condition min. typ. max. unit general purpose prescaler note) the load of po pin is 50pf. (ta = ?0 to +75 c, v dd = 3.0 to 3.6v, vss = 0v reference) 1 / f p c k t f t w h 0 . 8 v d d t r t w l 0 . 5 v d d 0 . 2 v d d t p l h 0 . 8 v d d 0 . 5 v d d 0 . 2 v d d t t l h t t h l t p h l p c k p o fig. 11. general purpose prescaler timing
? 27 cxp871p40 (7) others (ta = ?0 to +75 c, v dd = 3.0 to 5.5v, vss = 0v reference) item cfg input high and low level widths dfg input high and low level widths dpg minimum pulse width dpg minimum removal time pbctl input high and low level widths exi input high and low level widths pmi input high and low level widths pmsk input high and low level widths t cfh t cfl t dfh t dfl t dpw t rem t cth t ctl t eih t eil t pih t pil t psh t psl cfg dfg dpg dpg pbctl exi0 exi1 pmi pmsk ns ns ns ns ns ns ns ns symbol pin min. t frc 24 + 200 t frc 8 + 200 50 50 t frc 8 + t sys + 200 t frc 8 + t sys + 200 t sys + 200 t sys + 200 max. unit t sys = 2000/fc t sys = 2000/fc condition note 1) t sys indicates three values according to the contents of the clock control register (address; 00fe h ) upper 2 bits (cpu clock selection). t sys [ns] = 2000/fc (upper 2 bits = "00"), 4000/fc (upper 2 bits = "01"), 16000/fc (upper 2 bits = "11") note 2) the value of t frc is as follows by selecting frc clock (frcs: 01ee h bit 7) when ps0 is selected, t frc = 1000/fc [ns] when ps1 is selected, t frc = 2000/fc [ns]
? 28 cxp871p40 0 . 8 v d d c f g t c f h t c f l 0 . 2 v d d 0 . 8 v d d d f g t d f h t d f l 0 . 2 v d d 0 . 8 v d d p b c t l t c t h t c t l 0 . 2 v d d 0 . 8 v d d e x i 0 e x i 0 t e i h t e i l 0 . 2 v d d 0 . 8 v d d t r e m t d p w t r e m d p g fig. 12. other timings
? 29 cxp871p40 0 . 8 v d d p m i t p i h t p i l 0 . 2 v d d 0 . 8 v d d p m s k t p s h t p s l 0 . 2 v d d
? 30 cxp871p40 supplement a a a a a a a a a a a a a a a e x t a l x t a l c 1 c 2 r d m a i n c l o c k * 1 in pg4/sync0/pmi pin and pg5/sync1 pin, the input circuit format can be selected every pin. reset pin pull-up resistor power on reset circuit genaral purpose prescaler oscillation circuit input circuit format * 1 non-existent/existent non-existent/existent non-existent/existent cmos schmitt /ttl schmitt item mask cxp871p40q-1- CXP871P40R-1- existent existent non-existent cmos schmitt existent existent existent ttl schmitt manufacturer model fc (mhz) c 1 (pf) c 2 (pf) rd ( ) circuit example river eletec corporation hc-49/u03 kinseki ltd. hc-49/u (-s) 8.00 10.00 12.00 16.00 8.00 10.00 12.00 16.00 10 5 22 (15) 15 12 10 5 22 (15) 15 12 0 0 (i) (i) mask option table cxp871p40q-2- CXP871P40R-2- fig. 13. recommended oscillation circuit
? 31 cxp871p40 0 . 1 0 . 5 1 . 0 5 . 0 1 0 . 0 2 0 . 0 2 3 4 5 6 7 0 . 1 0 . 5 1 . 0 5 . 0 1 0 . 0 2 0 . 0 2 3 4 5 6 7 5 1 0 1 5 2 0 2 5 5 1 1 0 1 5 5 1 0 1 5 2 0 2 5 5 1 1 0 1 5 i d d v s . v d d ( f c = 1 6 m h z , t a = 2 5 c , t y p i c a l ) i d d v s . v d d ( f c = 1 2 m h z , t a = 2 5 c , t y p i c a l ) i d d s u p p l y c u r r e n t [ m a ] i d d s u p p l y c u r r e n t [ m a ] v d d s u p p l y v o l t a g e [ v ] v d d s u p p l y v o l t a g e [ v ] f c s y s t e m c l o c k [ m h z ] i d d v s . f c ( v d d = 3 . 3 v , t a = 2 5 c , t y p i c a l ) f c s y s t e m c l o c k [ m h z ] i d d v s . f c ( v d d = 5 v , t a = 2 5 c , t y p i c a l ) 1 / 2 d i v i d i n g m o d e 1 / 1 6 d i v i d i n g m o d e 1 / 4 d i v i d i n g m o d e s l e e p m o d e 1 / 2 d i v i d i n g m o d e 1 / 1 6 d i v i d i n g m o d e 1 / 4 d i v i d i n g m o d e s l e e p m o d e 1 / 2 d i v i d i n g m o d e 1 / 1 6 d i v i d i n g m o d e 1 / 4 d i v i d i n g m o d e s l e e p m o d e 1 / 2 d i v i d i n g m o d e 1 / 1 6 d i v i d i n g m o d e 1 / 4 d i v i d i n g m o d e s l e e p m o d e i d d s u p p l y c u r r e n t [ m a ] i d d s u p p l y c u r r e n t [ m a ] characteristics curve
? 32 cxp871p40 package outline unit: mm s o n y c o d e e i a j c o d e j e d e c c o d e p a c k a g e m a t e r i a l l e a d t r e a t m e n t l e a d m a t e r i a l p a c k a g e m a s s e p o x y r e s i n s o l d e r p l a t i n g 4 2 / c o p p e r a l l o y p a c k a g e s t r u c t u r e 2 3 . 9 0 . 4 q f p - 1 0 0 p - l 0 1 1 0 0 p i n q f p ( p l a s t i c ) 2 0 . 0 0 . 1 + 0 . 4 0 . 1 5 0 . 0 5 + 0 . 1 1 5 . 8 0 . 4 1 7 . 9 0 . 4 1 4 . 0 0 . 1 + 0 . 4 2 . 7 5 0 . 1 5 + 0 . 3 5 a 0 . 6 5 m 0 . 1 3 q f p 1 0 0 - p - 1 4 2 0 1 . 7 g 1 1 0 0 8 1 8 0 5 1 5 0 3 1 3 0 0 . 3 0 . 1 + 0 . 1 5 d e t a i l a 0 t o 1 0 0 . 8 0 . 2 ( 1 6 . 3 ) 0 . 1 5 0 . 1 0 . 0 5 + 0 . 2 s o n y c o d e e i a j c o d e j e d e c c o d e p a c k a g e m a t e r i a l l e a d t r e a t m e n t l e a d m a t e r i a l p a c k a g e m a s s e p o x y r e s i n s o l d e r p l a t i n g 4 2 a l l o y p a c k a g e s t r u c t u r e d e t a i l a l q f p - 1 0 0 p - l 0 1 l q f p 1 0 0 - p - 1 4 1 4 1 0 0 p i n l q f p ( p l a s t i c ) 1 6 . 0 0 . 2 * 1 4 . 0 0 . 1 7 5 5 1 5 0 2 6 2 5 1 7 6 0 . 5 0 . 1 8 0 . 0 3 + 0 . 0 8 ( 0 . 2 2 ) a 1 . 5 0 . 1 + 0 . 2 0 . 1 2 7 0 . 0 2 + 0 . 0 5 0 . 5 0 . 2 ( 1 5 . 0 ) 0 t o 1 0 0 . 1 0 . 1 0 . 5 0 . 2 1 0 0 0 . 1 n o t e : d i m e n s i o n * d o e s n o t i n c l u d e m o l d p r o t r u s i o n . 0 . 8 g 0 . 1 3 m


▲Up To Search▲   

 
Price & Availability of CXP871P40R

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X